Title :
A New Technique for Input Protection Testing
Author_Institution :
Mostek Corporation, 1215 West Crosby Road, Carrollton, Texas 75006
Abstract :
Input protection circuits are typically evaluated by resistively discharging a capacitor into the tested device with one or more of its pins grounded. These techniques usually result in junction damage in or near the irnput protection circuit, rather than in gate oxide ruptures as is seen in most electrostatic damage field failures. To eliminate this inconsistency, a new testing technique has been developed. Electro-static failures are modeled as occurring while the affected device is isolated from ground and forced to change potential at an externally determined rate. The nlew technique provides two quantitative parameters, namely the maximum voltage and the rise time of the applied pulse, which yield the voltage slew rate and the power dissipated into the device. By adjusting these paramieters to obtain a predeterrnined failure rate, an accurate comparison of the input protection networks on different devices may be obtained. In addition to reproducing the field failure mechanism, experimiiental data indicates that this technique has sufficient sensitivity to detect slight design variations in almiiost identical input protection circuits.
Keywords :
Breakdown voltage; Capacitors; Circuit testing; Dielectric breakdown; Dielectric substrates; Electrostatic discharge; Failure analysis; Packaging; Pins; Protection;
Conference_Titel :
Reliability Physics Symposium, 1981. 19th Annual
Conference_Location :
Las Vegas, NV, USA
DOI :
10.1109/IRPS.1981.362999