DocumentCode :
2610846
Title :
Analytical Design Space Exploration Based on Statistically Refined Runtime and Logic Estimation for Software Defined Radios
Author :
Ihmig, Matthias ; Feilen, Michael ; Herkersdorf, Andreas
Author_Institution :
Inst. for Integrated Syst. Tech., Univ. Munchen, Munich, Germany
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
445
Lastpage :
452
Abstract :
The exploration of the design space for complex hardware-software systems requires accurate models for the system components, which are often not available in early design phases, resulting in error-prone resource estimations. For a HWSW system with a finite set of design points, we present an analytical approach to evaluate the quality of a distinctive design point choice. Our approach enables the designer to gain a measure for statistical confidence whether an application with realtime requirements can be successfully implemented on a chosen set of processors and reconfigurable logic. By a statistical evaluation of runtime, latency, logic resources and memory requirements, a probability metric for each realization alternative in the system is derived, that gives a realization probability for different mappings and different combinations of chips. We apply our principles to an FPGA/DSP digital radio receiver system and evaluate the realization probabilities for a different combination of chip sizes and mappings. Finally, we compare our approach against conventional estimation techniques, such as worst-case evaluation.
Keywords :
digital signal processing chips; field programmable gate arrays; hardware-software codesign; probability; radio receivers; software radio; statistical analysis; DSP; FPGA; analytical design space exploration; complex hardware-software system; digital radio receiver system; error prone resource estimation; finite design point set; latency; logic estimation; memory requirement; probability metric; processor logic; realization probability; reconfigurable logic; software defined radio; statistical refined runtime estimation; Digital signal processing; Estimation; Field programmable gate arrays; Hardware; Measurement; Probability density function; Runtime; DSP; FPGA; HW/SW Codesign; analytical design space exploration; statistical;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.23
Filename :
6386925
Link To Document :
بازگشت