DocumentCode :
2611
Title :
Design and Implementation of an On-Chip Permutation Network for Multiprocessor System-On-Chip
Author :
Pham, Phi-Hung ; Song, Junyoung ; Park, Jongsun ; Kim, Chulwoo
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
Volume :
21
Issue :
1
fYear :
2013
fDate :
Jan. 2013
Firstpage :
173
Lastpage :
177
Abstract :
This paper presents the silicon-proven design of a novel on-chip network to support guaranteed traffic permutation in multiprocessor system-on-chip applications. The proposed network employs a pipelined circuit-switching approach combined with a dynamic path-setup scheme under a multistage network topology. The dynamic path-setup scheme enables runtime path arrangement for arbitrary traffic permutations. The circuit-switching approach offers a guarantee of permuted data and its compact overhead enables the benefit of stacking multiple networks. A 0.13-μ m CMOS test-chip validates the feasibility and efficiency of the proposed design. Experimental results show that the proposed on-chip network achieves 1.9× to 8.2× reduction of silicon overhead compared to other design approaches.
Keywords :
CMOS integrated circuits; circuit switching; logic design; multiprocessing systems; network topology; system-on-chip; CMOS test-chip; multiprocessor system-on-chip; multistage network topology; on-chip permutation network; pipelined circuit-switching approach; runtime path arrangement; size 0.13 mum; Network topology; Probes; Routing; Runtime; Switches; System-on-a-chip; Topology; Guaranteed throughput; multistage interconnection network; network-on-chip; permutation network; pipelined circuit-switching; traffic permutation;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2181545
Filename :
6133316
Link To Document :
بازگشت