DocumentCode :
2611180
Title :
An architecture for intermediate area-time complexity multiplier
Author :
Islam, Farhad Had ; Tamaru, Keikichi
Author_Institution :
Dept. of Electron., Kyoto Univ., Japan
fYear :
1993
fDate :
3-6 May 1993
Firstpage :
1825
Abstract :
The area and time of traditional array and Wallace tree multipliers depend on operand bit-size. An intermediate multiplier which has higher speed but occupies more area than a traditional array multiplier is proposed. When compared with a traditional Wallace multiplier, it has lower speed and area. The authors´ multiplier resembles an array multiplier in terms of regularity in placement and interconnection of unit computation cells. In contrast to a traditional array multiplier, it computes by introducing multiple computation wave fronts in its partial product core
Keywords :
VLSI; integrated circuit design; integrated circuit interconnections; multiplying circuits; parallel architectures; Wallace tree multipliers; interconnection; intermediate area-time complexity multiplier; multiple computation wave fronts; operand bit-size; partial product core; placement; regularity; unit computation cells; Birth disorders; Computer architecture; Concurrent computing; Delay; Tree graphs; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
Type :
conf
DOI :
10.1109/ISCAS.1993.394101
Filename :
394101
Link To Document :
بازگشت