Title :
FPGA based low complexity multipurpose reconfigurable image processor
Author :
Balaji, V. ; Krishnaveni, R.
Author_Institution :
VLSI Design, Kalaignar Karunanidhi Inst. of Technol., Coimbatore, India
Abstract :
Digital image processing is mainly focused on ever expanding and dynamic area with applications reaching out into our day today life such as medicine, security purpose, space exploration, surveillance, identification & authentication, automatic industry inspection etc. Applications such as these involve different operations like image enhancement, object detection and Noise removing. Implementing the image processing applications on a computer can be easier one, but not efficient due to additional constraints on memory and other peripheral devices. However, most general purpose hardware is not suited for strong real-time constraints. This paper gives the implementation of median filter image processing on FPGA. The processor´s architecture is combining with a reconfigurable binary processing module, input and output image controller units, and peripheral circuits. Reconfigurable binary processing module will perform median filter operations, for a 180×180 image. The periphery circuits control the whole image processing and dynamic reconfiguration process. The processor is implemented on an EP2C35 field-programmable gate array. The simulation and experimental results demonstrate that the processor is suitable for real-time binary image processing applications.
Keywords :
field programmable gate arrays; image enhancement; median filters; object detection; reconfigurable architectures; EP2C35 field-programmable gate array; FPGA; digital image processing; dynamic reconfiguration process; image enhancement; low complexity multipurpose image processor; median filter image processing; noise removal; object detection; peripheral circuit; peripheral device; reconfigurable binary processing module; reconfigurable image processor; Field programmable gate arrays; Hardware; Image processing; Noise; Process control; Real-time systems; System-on-chip; Binary image processing; field-programmable gate array (FPGA); median filter reconfigurable; mixed grained; real time;
Conference_Titel :
Information Communication and Embedded Systems (ICICES), 2014 International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4799-3835-3
DOI :
10.1109/ICICES.2014.7034077