DocumentCode :
2613008
Title :
Latch-Up Analysis on a 64K Bit Full CMOS Static RAM using a Laser Scanner
Author :
Shiragasawa, T. ; Shimura, H. ; Kagawa, K. ; Yonezawa, T. ; Noyori, M.
Author_Institution :
Central Research Laboratory, Matsushita Electric Industrial Co., Ltd., 3-15 Yakumo-nakamachi, Moriguchi, Osaka, JAPAN 570
fYear :
1984
fDate :
30773
Firstpage :
63
Lastpage :
68
Abstract :
In order to quantitatively evaluate latch-up sensitivity on scaled CMOS LSIs, an advanced latch-up analyzer with a laser scanner has been developed. As a result of the application of the analyzer to a 64K bit full CMOS static RAM, the analyzer was found to be very useful in latch-up evaluation on CMOS LSIs. Furthermore, high sensitivity regions in the memory cell and a sensitivity distribution in the memory array block, which depend on pattern layout, have been clearly observed on the static RAM.
Keywords :
Atmospheric measurements; Bipolar transistors; Circuit testing; Conductivity; Contacts; Electric variables measurement; Gettering; Optical sensors; Random access memory; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1984. 22nd Annual
Conference_Location :
Las Vegas, NV, USA
ISSN :
0735-0791
Type :
conf
DOI :
10.1109/IRPS.1984.362021
Filename :
4208545
Link To Document :
بازگشت