Title :
Architectures for 3780 point FFT processor
Author :
Jing, He ; Tianyue, Li ; Xinyu, Xu
Author_Institution :
Inf. Eng. Sch., Commun. Univ. of China, Beijing, China
Abstract :
3780 point FFT processor is the key component in DTMB receiver. It is generally implemented by decomposing 3780 point to small size, which can be implemented with WFTA and PFA in pipelined architecture. Several architectures were proposed and patented, the differences of the architectures lie in the way 3780 are decomposed and the processing order of small sized WFTA module. In this paper, the architectures for 3780 point FFT processor are analyzed, and the architectures with different processing order and internal wordlength are modeled with Matlab and simulated, the simulation results shows that processing larger sized WFTA at first stages can achieve better performance, and the varied decomposition and processing order can achieve varied performance in terms of SQNR and hardware cost.
Keywords :
digital television; fast Fourier transforms; multimedia communication; pipeline arithmetic; television broadcasting; 3780 point FFT processor; DTMB receiver; Matlab; SQNR; Winograd Fourier transform algorithm; digital terrestrial television multimedia broadcasting standard; internal wordlength; pipelined architecture; prime factor algorithm; Complexity theory; Discrete Fourier transforms; Hardware; Indexes; Memory management; Signal processing algorithms; 3780 point FFT; PFA; WFTA;
Conference_Titel :
Image and Signal Processing (CISP), 2011 4th International Congress on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-9304-3
DOI :
10.1109/CISP.2011.6100733