Title :
Modeling of digital background calibration with signal-dependent dithering for a 14-bit, 100-MS/s pipelined ADC
Author :
Sun, Kexu ; Wang, Xuan ; HE, Lenian
Author_Institution :
Inst. of VLSI Design, Zhejiang Univ., Hangzhou, China
Abstract :
This paper presents a scheme of 14-bit 100MS/s pipelined analog-to-digital converters (ADCs) with digital calibration. Signal-dependent pseudo-random dithering has been used in the proposed model to measure the errors caused by finite gain and capacitors mismatch in multiplying digital-to-analog converters and correct them in the digital domain. Comparing with fixed-magnitude PN dithering, a signal-dependent dithering scheme has an advantage of injecting larger dithering, so that the signal decorrelation time could be shorter while the signal range maintains the same. According to the calibration scheme, a behavior model has been established, furthermore the simulation results showed that when the ADC worked at the sampling speed of 100MS/s, a 14-bit pipelined ADC with 0.1% capacitors mismatch achieved a signal-to-noise and distortion ratio of 74 dB, and the INL could be limited within ±0.9 LSB.
Keywords :
analogue-digital conversion; calibration; digital-analogue conversion; multiplying circuits; analog-to-digital converters; capacitor mismatch; digital background calibration; finite gain; multiplying digital-to-analog converters; pipelined ADC; sampling speed; signal decorrelation time; signal-dependent pseudorandom dithering; signal-to-noise-and-distortion ratio; word length 14 bit; Accuracy; Calibration; Capacitors; Converters; Gain; Noise; Simulation; Pipelined ADC; background calibration; digital calibration; signal-dependent dithering;
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2010 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6735-8
Electronic_ISBN :
978-1-4244-6736-5
DOI :
10.1109/PRIMEASIA.2010.5604947