Title :
Performance modeling of high speed VLSI interconnects
Author :
Ravindra, J.V.R. ; Srinivas, M.B.
Author_Institution :
CVEST, Int. Inst. of Inf. Technol. (IIIT), Hyderabad, India
Abstract :
This paper presents a model order reduction technique based on balancing-free square root (BSR) method for high speed coupled integrated circuit interconnects. The salient features of this technique are the less CPU time resulting from the passivity of the reduced transfer function, and the availability of provable weighted error bounds for the reduced-order system. This paper also shows that the balancing-free square root method produces reduced systems that accurately follow the time- and frequency-domain responses of the original system. All the experiments have been carried out using Cadence Design Simulator which indicate that the proposed BSR achieves more accuracy with less CPU time than the other model order reduction techniques existing in literature.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit modelling; reduced order systems; transfer functions; BSR method; Cadence design simulator; balancing-free square root method; frequency-domain responses; high speed VLSI interconnect modelling; high speed coupled integrated circuit interconnects; model order reduction technique; provable weighted error bounds; reduced transfer function; reduced-order system; time-domain responses; Delay; Integrated circuit interconnections; Integrated circuit modeling; RLC circuits; Reduced order systems; Semiconductor process modeling; Solid modeling;
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2010 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6735-8
Electronic_ISBN :
978-1-4244-6736-5
DOI :
10.1109/PRIMEASIA.2010.5604960