DocumentCode :
2615207
Title :
Post-layout comparison of high performance 64b static adders in energy-delay space
Author :
Sun, Sheng ; Sechen, Carl
Author_Institution :
Adv. Micro Devices Inc., Sunnyvale, CA
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
401
Lastpage :
408
Abstract :
Our objective was to determine the most energy efficient 64 b static CMOS adder architecture, for a range of high-performance delay targets. We examine extensively carry-lookahead (CLA) and carry-select adders with a wide range of tradeoffs in logic levels, fanouts and wiring complexity. We propose sparse CLA adder architectures based on buffering techniques to reduce logic redundancy and improve energy efficiency. All the designs were implemented using an energy-delay layout optimization flow with full RC extraction. Our new 64 b adder designs have a relative delay as low as 9.9 F04 (fanout-offour inverter) delays and promise better scaling for smaller technology nodes. They yield the best energy efficiency for a wide range of delay targets and are 30%, 15% and 7% more energy efficient than full Kogge-Stone, sparse-2 Kogge-Stone and Han-Carlson, respectively, at the fastest points. They consume only about 1/3 the energy of dynamic adders.
Keywords :
CMOS logic circuits; adders; carry logic; integrated circuit layout; buffering technique; carry-lookahead adder; carry-select adder; energy efficient 64 b CMOS static adder architecture; energy-delay layout optimization; high-performance delay target; logic redundancy; Adders; CMOS logic circuits; Delay; Design optimization; Energy efficiency; Equations; Inverters; Logic devices; Sun; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601931
Filename :
4601931
Link To Document :
بازگشت