DocumentCode :
2615715
Title :
System level power estimation methodology with H.264 decoder prediction IP case study
Author :
Park, Young-Hwan ; Pasricha, Sudeep ; Kurdahi, Fadi J. ; Dutt, Nikil
Author_Institution :
Univ. of California, Irvine, CA
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
601
Lastpage :
608
Abstract :
This paper presents a methodology to generate a hierarchy of power models for power estimation of custom hardware IP blocks, enabling a trade-off between power estimation accuracy, modeling effort and estimation speed. Our power estimation approach enables several novel system-level explorations - such as observing the effect of clock gating, and the effects of tweaking application-level parameters on system power - with an estimation accuracy that is close to the gate-level. We implemented our methodology on an H.264 video decoder prediction IP case study, created power models, and evaluated the effects of varying design parameters (e.g., clock gating, IIP frame ratios, quantization), allowing rapid system-level power exploration of these design parameters.
Keywords :
integrated circuit design; power consumption; system-on-chip; video coding; H.264 video decoder; IP blocks; clock gating; system level power estimation methodology; Clocks; Decoding; Design optimization; Energy consumption; Hardware; Power generation; Power system modeling; Predictive models; Productivity; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601959
Filename :
4601959
Link To Document :
بازگشت