Title :
Time optimization of AES-256 hardware implementation
Author :
Jacimovic, Nikola M. ; Planic, Bratislav Z.
Author_Institution :
Centar za Primenjenu Matematiku i Elektroniku, Belgrade, Serbia
Abstract :
In this paper we analyze the hardware implementation of AES crypto algorithm and optimization of the resulting designs in terms of speed. For this purpose, we describes three different implementations of AES-256 algorithm: non-optimized version, version with pipeline and the third version, which was implemented using the structural design style. For each of these versions is given the maximum clock rate at which that design can work. These data were obtained from the development environment Xilinx ISE Design Suite 14.1.
Keywords :
cryptography; logic design; pipeline processing; AES crypto algorithm; AES-256 hardware implementation; Xilinx ISE design Suite 14.1; structural design; time optimization; Barium;
Conference_Titel :
Telecommunications Forum Telfor (TELFOR), 2014 22nd
Conference_Location :
Belgrade
Print_ISBN :
978-1-4799-6190-0
DOI :
10.1109/TELFOR.2014.7034439