DocumentCode :
2617079
Title :
Modelling and Simulation of Dynamic and Partially Reconfigurable Systems using SystemC
Author :
Brito, Alisson V. ; Kühnle, Matthias ; Hübner, Michael ; Becker, Jürgen ; Melcher, Elmar U K
Author_Institution :
Univ. Fed. de Campina Grande
fYear :
2007
fDate :
9-11 March 2007
Firstpage :
35
Lastpage :
40
Abstract :
An innovative technique to model and simulate partial and dynamic reconfiguration is presented in this paper Developed from modifications of the SystemC kernel, this technique can either be used at transaction level (TLM) or at register transfer level (RTL). At TLM it allows the modeling and simulation of higher-level hardware and embedded software, while at RTL the dynamic system behavior can be observed at signals level. The provided set of instructions promises a reduction in the design cycle. Compared with traditional strategies, information about dynamic and adaptive behavior will be available in an earlier stage,. An established application from the automotive domain is analyzed and illustrates the potential of the technique at TLM. The acquired results will assist in the choice of the best cost/benefit tradeoff regarding FPGA chip area.
Keywords :
field programmable gate arrays; hardware-software codesign; logic CAD; FPGA chip area; SystemC kernel; cost-benefit tradeoff; dynamic reconfigurable system; dynamic system behavior; embedded software; higher-level hardware; innovative technique; partially reconfigurable systems; register transfer level modeling; transaction level modeling; Application software; Automotive engineering; Delay; Embedded software; Field programmable gate arrays; Hardware design languages; Kernel; Mirrors; Runtime; Vehicle dynamics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2007. ISVLSI '07. IEEE Computer Society Annual Symposium on
Conference_Location :
Porto Alegre
Print_ISBN :
0-7695-2896-1
Type :
conf
DOI :
10.1109/ISVLSI.2007.69
Filename :
4208891
Link To Document :
بازگشت