DocumentCode :
2617210
Title :
A Hash-based Approach for Functional Regularity Extraction During Logic Synthesis
Author :
Rosiello, Angelo P.E. ; Ferrandi, Fabrizio ; Pandini, Davide ; Sciuto, Donatella
Author_Institution :
DEI, Politecnico di Milano
fYear :
2007
fDate :
9-11 March 2007
Firstpage :
92
Lastpage :
97
Abstract :
Performance, power, and functionality, yield and manufacturability are rapidly becoming additional critical factors that must be considered at higher levels of abstraction. A possible solution to improve yield and manufacturability is based on the detection of regularity at logic level This paper focuses its attention on regularity extraction, after technology independent logic synthesis, to detect recurring functionalities during logic synthesis and thus constraining the physical design phase to exploit the regular netlist produced. A fast heuristic to the template identification is proposed and analyzed on a standard set of benchmarks both sequential and combinational.
Keywords :
cryptography; design for manufacture; high level synthesis; integrated circuit yield; logic design; functional regularity extraction; hash-based approach; integrated circuit yield; logic level; logic synthesis; regular netlist; template identification; Circuit synthesis; Clustering algorithms; Hardware design languages; Latches; Libraries; Logic circuits; Logic design; Manufacturing; Minimization; Phase detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2007. ISVLSI '07. IEEE Computer Society Annual Symposium on
Conference_Location :
Porto Alegre
Print_ISBN :
0-7695-2896-1
Type :
conf
DOI :
10.1109/ISVLSI.2007.5
Filename :
4208900
Link To Document :
بازگشت