DocumentCode :
2617654
Title :
Interconnect Delay and Power Optimization by Module Duplication for Integration of High Level Synthesis and Floorplan
Author :
Liu, Zhipeng ; Bian, Jinian ; Zhou, Qiang ; Dai, Hui
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
fYear :
2007
fDate :
9-11 March 2007
Firstpage :
279
Lastpage :
284
Abstract :
This article proposes an efficient algorithm by module duplication for integration of high-level synthesis and floorplan to optimize the interconnect delay and power. Module duplication can bring down the interconnect wire length among physical modules, thereby further reducing the interconnect delay and power. With the proper generosity of the area constraint, incremental high-level synthesis and floorplan procedures are proposed to perform iteratively for finding the best place for the duplicated module to be inserted. The key contribution of the algorithm lies in the fact that our designs are 20.8% more interconnect delay-efficient and 12.5% more interconnect power-efficient over the results produced by original design methods
Keywords :
delays; integrated circuit design; integrated circuit interconnections; integrated circuit layout; floorplanning; integrated circuit design; interconnect delay; interconnect wire length; module duplication; power optimization; Circuit synthesis; Clocks; Delay effects; Design methodology; High level synthesis; Integrated circuit interconnections; Minimization; Optimization methods; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2007. ISVLSI '07. IEEE Computer Society Annual Symposium on
Conference_Location :
Porto Alegre
Print_ISBN :
0-7695-2896-1
Type :
conf
DOI :
10.1109/ISVLSI.2007.60
Filename :
4208928
Link To Document :
بازگشت