• DocumentCode
    2618463
  • Title

    Efficient techniques for timing correction

  • Author

    Berman, C. Leonard ; Hathaway, David J. ; LaPaugh, Andrea S. ; Trevillyan, Louise H.

  • Author_Institution
    IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
  • fYear
    1990
  • fDate
    1-3 May 1990
  • Firstpage
    415
  • Abstract
    Three computationally efficient methods (frontier motion, Shannon expansion, and Boolean distribution) for restructuring logic which fails to meet timing specifications are described. These techniques appear, at first glance, to be unrelated; however, it is shown that there is a deep underlying connection among them. These methods are used in IBM´s LSS. The results of experiments that demonstrate that timing correction can be effectively performed on industrial examples in the context of a compiler-like logic synthesis system are reported
  • Keywords
    circuit CAD; logic CAD; logic design; Boolean distribution; IBM; Shannon expansion; computationally efficient methods; frontier motion; logic restructuring; logic synthesis system; timing correction; timing specifications; Chip scale packaging; Circuit faults; Combinational circuits; Computer science; Costs; Delay; Logic circuits; Logic design; Optimization methods; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 1990., IEEE International Symposium on
  • Conference_Location
    New Orleans, LA
  • Type

    conf

  • DOI
    10.1109/ISCAS.1990.112064
  • Filename
    112064