DocumentCode :
2618530
Title :
A DSPstone Benchmark of CoDeL´s Automated Clock Gating Platform
Author :
Agarwal, Nainesh ; Dimopoulos, Nikitas
Author_Institution :
Dept. of Elec. & Comp. Eng., Victoria Univ., BC
fYear :
2007
fDate :
9-11 March 2007
Firstpage :
508
Lastpage :
509
Abstract :
We present a performance analysis of CoDeL, a highly efficient automated clock gating platform for rapidly developing power efficient hardware architectures. It automatically inserts clock gating at the behavioral level to reduce dynamic power dissipation in the resulting architecture. In this paper we use the DSPstone benchmark to thoroughly evaluate the CoDeL platform for the design of power efficient DSP architectures. We find that, compared to DSPs, the CoDeL platform produces designs with comparable clock cycle counts but faster run times, and dramatically lower power dissipation. Next we use power analysis to compare the effectiveness of CoDeL´s automated clock gating as compared to automated clock gating using Synopsys tools. A simulation based power analysis shows that CoDeL´s clock gating performs better than Synopsys´ automated clock gating. CoDeL reduces the power dissipation by 72% on average, while Synopsys gives 63% savings
Keywords :
VLSI; clocks; digital signal processing chips; hardware description languages; logic CAD; CoDeL; DSPstone benchmark; Synopsys tools; automated clock gating platform; power analysis; power dissipation reduction; power efficient hardware architectures; Analytical models; Benchmark testing; CMOS technology; Clocks; Digital signal processing; Hardware; Kernel; Performance analysis; Power dissipation; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2007. ISVLSI '07. IEEE Computer Society Annual Symposium on
Conference_Location :
Porto Alegre
Print_ISBN :
0-7695-2896-1
Type :
conf
DOI :
10.1109/ISVLSI.2007.41
Filename :
4208974
Link To Document :
بازگشت