Title :
A Low-Latency and Low-Power Hybrid Insertion Methodology for Global Interconnects in VDSM Designs
Author :
Chen, Shuming ; Liu, Xiangyun
Author_Institution :
Sch. of Comput. Sci., Nat. Univ. of Defense Technol., Changsha
Abstract :
Current VLSI designs face a serious performance bottleneck due to reverse scaling of global interconnects as CMOS technology scales into VDSM regime. Interconnections techniques which decrease delay, power, and ensure signal integrity, play an important role in the growth of semiconductor industry into future generations. In this paper we present a novel hybrid insertion methodology for on-chip global interconnects. It takes advantage of repeaters and low-swing differential-signaling transceivers on driving long wires in different length, and optimally inserts them along the wires in order to decrease delay, power and gate area cost of interconnects. Simulation results using HSPICE for 0.18mum process showed that delay, power, delay-energy-product (EDP) and gate area cost were considerably decreased compared with other approaches available. Moreover, its computational technique is relatively easy and not limited to a specific low-swing differential-signaling transceiver. Therefore the methodology is very suitable for integration in EDA tool flow and beneficial for the reuse of low-swing differential-signaling transceivers
Keywords :
CMOS integrated circuits; SPICE; VLSI; integrated circuit design; integrated circuit interconnections; transceivers; CMOS technology; EDA tool; VDSM design; VLSI design; differential-signaling transceiver; global interconnect; power hybrid insertion methodology; CMOS technology; Cost function; Delay; Electronics industry; Power generation; Repeaters; Signal generators; Transceivers; Very large scale integration; Wires; differential-signaling; insertion methodology.; low-swing; on-chip interconnects;
Conference_Titel :
Networks-on-Chip, 2007. NOCS 2007. First International Symposium on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-7695-2773-6
DOI :
10.1109/NOCS.2007.4