Title :
Implementation of a Design-for-Test Architecture for Asynchronous Networks-on-Chip
Author :
Tran, Xuan-Tu ; Durupt, Jean ; Thonnart, Yvain ; Bertrand, Francois ; Beroulle, Vincent ; Robach, Chantal
Author_Institution :
CEA-LETI, Grenoble, France
Abstract :
In order to improve the testability of asynchronous NoCs, we have developed a design-for-test (DfT) architecture. In this architecture, each asynchronous network node is surrounded by an asynchronous test wrapper and the network communication channels are reused to establish high throughput TAMs. A special block, the generator-analyzer-controller (GAC) unit, has also been developed to generate test vectors, to control test flows, and to analyze the test results. This unit can be implemented on-chip or off-chip (in our experiments, it has been implemented off-chip). The operation of the test wrappers is controlled by a dedicated 2-bit configuration channel. Thanks to its scalability and versatility, the proposed architecture can be configured to adapt to any NoC topology and to any specific application.
Keywords :
asynchronous circuits; design for testability; integrated circuit testing; logic design; logic testing; network-on-chip; NoC topology; asynchronous network-on-chip testability; asynchronous test wrapper; dedicated 2-bit configuration channel; design-for-test architecture; generator-analyzer-controller unit; network communication channel; Bandwidth; Circuit testing; Communication channels; Design for testability; Network-on-a-chip; Prototypes; Scalability; System testing; System-on-a-chip; Throughput;
Conference_Titel :
Networks-on-Chip, 2007. NOCS 2007. First International Symposium on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-7695-2773-6
DOI :
10.1109/NOCS.2007.24