DocumentCode :
261995
Title :
2.2 A 780mW 4×28Gb/s transceiver for 100GbE gearbox PHY in 40nm CMOS
Author :
Singh, Upendra ; Garg, Adesh ; Raghavan, Bharath ; Huang, Nicole ; Heng Zhang ; Zhi Huang ; Momtaz, Afshin ; Jun Cao
Author_Institution :
Broadcom, Irvine, CA, USA
fYear :
2014
fDate :
9-13 Feb. 2014
Firstpage :
40
Lastpage :
41
Abstract :
Network traffic speeds are increasing to meet the demands of data centers and network operators to support data-rich services like video streaming and social media. This has accelerated the adoption of 100Gb/s connectivity from the present 10Gb/s and 40Gb/s rates. One challenge that remains is the high power consumption of 100Gb/s systems. As mentioned in [1], power dissipation of the 100GbE gearbox transceiver is a significant portion of the optical module power. This paper demonstrates a low-power quad-lane 20-to-28Gb/s transceiver targeting 100GbE/40GbE (IEEE 802.3ba) standard. The transceiver features a low-jitter TX, half-rate calibrated RX slicer with folded active inductor and a wide-range PLL (20 to 28GHz) with low-power half-rate clock driver using programmable distributed inductors. It operates from a standard 0.9V supply and the power consumption for line-side transceiver is 780mW for 28Gb/s. Additionally the chipset integrates a system interface that is CAUI-compliant, composed of a 10-lane data bus operating at 9.95 to 11.2Gb/s. In default mode it converts 100GbE (10×10 Gb/s) signal to a 4×25Gb/s line signal and vice versa. The line-side interface can also be reconfigured as 40GbE, with both line- and system-side operating at 4×11.2Gb/s.
Keywords :
CMOS integrated circuits; IEEE standards; inductors; low-power electronics; radio transceivers; CMOS; IEEE 802.3ba standard; folded active inductor; gearbox PHY; gearbox transceiver; half-rate calibrated RX slicer; line-side interface; low-jitter TX; low-power half-rate clock driver; low-power quad-lane transceiver; network traffic speeds; optical module power; power 780 mW; power dissipation; programmable distributed inductors; size 40 nm; wide-range PLL; CMOS integrated circuits; Clocks; Inductors; Optical transmitters; Phase locked loops; Power demand; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4799-0918-6
Type :
conf
DOI :
10.1109/ISSCC.2014.6757328
Filename :
6757328
Link To Document :
بازگشت