Title :
2.6 A 5.67mW 9Gb/s DLL-based reference-less CDR with pattern-dependent clock-embedded signaling for intra-panel interface
Author :
Dong Hoon Baek ; Byungsub Kim ; Hong-June Park ; Jae-Yoon Sim
Author_Institution :
Pohang Univ. of Sci. & Technol., Pohang, South Korea
Abstract :
Point-to-point data transmission with clock-embedded signaling (CES) has been generally adopted in intra-panel interfaces, which need to support fine resolution, high frame rate, and large display size. Since CES embeds the clock-transition information in the data stream, it enables wide-range clock acquisition with PLL-based [1,2] or DLL-based [3-5] clock-and-data recovery (CDR) schemes. It also offers additional benefits of reduced EMI and low cost by eliminating the need for an additional clock channel or reference signal. For clock recovery, however, CES transmits a significant number of extra bits attached to each data packet to carry clock transition information. The number of extra bits is at least three [4] or four [3], sufficient to reduce the effect of inter-symbol interference (ISI) on clock transitions from adjacent random data patterns, providing cleaner reference to the clock recovery circuit. The repeated transitions in every data packet also intensify the spectral energy at the clock frequency as the data-rate increases, seriously aggravating EMI problem. This paper presents a DLL-based CDR with a new CES scheme that carries clock transitions with only one bit overhead but effectively sees the same ISI as a three- or four-bit overhead. By introducing a pattern-dependent clock embedding, our CES assimilates with random data transitions and almost eliminates the EMI issue. The CDR, implemented in 65nm CMOS, shows a lock range of 6.5 to 9Gb/s and a power efficiency of 0.63mW/Gb/s at 9Gb/s.
Keywords :
CMOS integrated circuits; clock and data recovery circuits; delay lock loops; intersymbol interference; CMOS; DLL-based reference-less CDR; bit rate 9 Gbit/s to 6.5 Gbit/s; clock recovery; clock transitions; inter-symbol interference effect; intra-panel interface; pattern-dependent clock-embedded signaling; point-to-point data transmission; power 5.67 mW; size 65 nm; Clocks; Data mining; Delays; Detectors; Electromagnetic interference; Generators; Training;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-0918-6
DOI :
10.1109/ISSCC.2014.6757332