Title :
A reconfigurable processor architecture for high-speed multidimensional digital filtering
Author :
Park, Seong-Mo ; Alexander, Winser E.
Author_Institution :
Dept. of Electr. & Comput. Eng., Old Dominion Univ., Norfolk, VA, USA
Abstract :
A reconfigurable multiprocessor architecture for high-speed 2-D or 3-D digital filtering is presented. The architecture is based upon a computational structure obtained from a state space model. The computational structure is very regular and modular. Thus, it can easily be mapped into a specific arithmetic unit. A processor based on this architecture which uses multiple arithmetic units arranged in parallel fashion and therefore achieves a very high throughput is presented. The processor uses state variable registers which can be configured for both 2-D and 3-D filters. This permits the same arithmetic units to be used for both cases. The processor can be implemented in a single chip using VLSI technology
Keywords :
multidimensional digital filters; multiprocessing systems; parallel architectures; 2D digital filtering; 3-D digital filtering; VLSI technology; computational structure; high throughput; high-speed multidimensional digital filtering; multiple arithmetic units; reconfigurable multiprocessor architecture; reconfigurable processor architecture; single chip; state space model; state variable registers; Arithmetic; Computer architecture; Delay; Digital filters; Digital signal processing chips; Filtering; Multidimensional signal processing; Multidimensional systems; Signal processing algorithms; State-space methods;
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
DOI :
10.1109/ISCAS.1990.112187