DocumentCode :
2621349
Title :
A novel class of serial-parallel redundant signed-digit multipliers
Author :
Privat, G.
Author_Institution :
CNET-Grenoble, Meylan, France
fYear :
1990
fDate :
1-3 May 1990
Firstpage :
2116
Abstract :
Digit-serial multiplier structures (operating most significant digit first with a redundant radix 2 representation) are introduced. They achieve optimal performance with regard to the latency-throughput tradeoff. Their hardware complexity is shown to be lower than classical multipliers operating least significant bit first. A general derivation shows them to be the only canonical structures having these properties
Keywords :
digital arithmetic; digital signal processing chips; multiplying circuits; redundancy; DSP chips; canonical structures; digit serial multiplier; latency-throughput tradeoff; optimal performance; serial-parallel redundant signed-digit multipliers; Computer architecture; Context; Cost function; Delay; Digital signal processing; Hardware; Parallel processing; Pipeline processing; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
Type :
conf
DOI :
10.1109/ISCAS.1990.112225
Filename :
112225
Link To Document :
بازگشت