DocumentCode :
262137
Title :
8.7 A 4-to-10.5Gb/s 2.2mW/Gb/s continuous-rate digital CDR with automatic frequency acquisition in 65nm CMOS
Author :
Guanghua Shu ; Woo-Seok Choi ; Saxena, Shanky ; Anand, Tejasvi ; Elshazly, Amr ; Hanumolu, Pavan Kumar
Author_Institution :
Univ. of Illinois, Urbana, IL, USA
fYear :
2014
fDate :
9-13 Feb. 2014
Firstpage :
150
Lastpage :
151
Abstract :
Continuous-rate clock-and-data recovery (CDR) circuits with automatic frequency acquisition offer flexibility in both optical and electrical communication networks, and minimize cost with a single-chip multi-standard solution. The two major challenges in the design of such a CDR are: (a) extracting the bit-rate from the incoming random data stream, and (b) designing a wide-tuning-range low-noise oscillator. Among all available frequency detectors (FDs), the stochastic divider-based approach has the widest frequency acquisition range and is well suited for sub-rate CDRs [1]. However, its accuracy strongly depends on input transition density (0 ≤ ρ ≤ 1), with any deviation of ρ from 0.5 (50% transition density) causing 2×(ρ-0.5)×106 ppm of frequency error. In this paper, we present an automatic frequency-acquisition scheme that has unlimited range and is immune to variations in transition density. Implemented using a conventional bang-bang phase detector (BBPD), it requires minimum additional hardware and is applicable to sub-rate CDRs as well. Instead of using multiple LC oscillators that are carefully designed to cover a wide frequency range [2,3], a ring-oscillator-based fractional-N PLL is used as a digitally controlled oscillator (DCO) to achieve both wide range and low noise, and to decouple the tradeoff between jitter transfer (JTRAN) bandwidth and ring-oscillator-noise suppression.
Keywords :
CMOS digital integrated circuits; circuit tuning; clock and data recovery circuits; interference suppression; jitter; oscillators; phase detectors; phase locked loops; BBPD; CMOS technology; DCO; LC oscillators; automatic frequency acquisition; bang-bang phase detector; bit rate 4 Gbit/s to 10.5 Gbit/s; clock and data recovery circuit; continuous-rate digital CDR; digitally controlled oscillator; frequency detectors; jitter transfer; low noise oscillator; ring oscillator based fractional-N PLL; ring oscillator noise suppression; single-chip multistandard solution; size 65 nm; wide tuning range; Bandwidth; Clocks; Frequency locked loops; Frequency measurement; Jitter; Oscillators; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4799-0918-6
Type :
conf
DOI :
10.1109/ISSCC.2014.6757377
Filename :
6757377
Link To Document :
بازگشت