Title :
A new readout-controller for COSY-DAQ based on the Virtex-II Pro /spl Gt/system on a chip/spl Lt/-FPGA
Author :
Kämmerling, P. ; Kleines, H. ; Drochner, M. ; Wüstner, P. ; Loevenich, H. ; Zwoll, K.
Author_Institution :
Zentralistitut fur Elektron., Forschungszentrum Julich
Abstract :
For the DAQ in hadron physics experiments at the 3.7 GeV storage ring COSY in FZ Julich a new generation of readout electronics has been implemented. High performance and cost efficiency is achieved by the definition of an optimized parallel backplane bus in the frontend, based on LVDS technology with 80 Mbytes/s nominal throughput. For the readout of the digitizing modules a systemcontroller module has been developed which operates as master of the backplane bus and transfers the acquired data to the upper layers of the DAQ system via optical links. The systemcontroller is based on the Virtex-II Pro Gtsystem on a chipLt-FPGA running embedded Linux on its internal PowerPC CPU. The framework of the third generation of DAQ at COSY is introduced and the architecture of the systemcontroller is described. Measurement-results of the communication link performance are presented
Keywords :
Linux; data acquisition; embedded systems; field programmable gate arrays; high energy physics instrumentation computing; readout electronics; system buses; system-on-chip; LVDS; Virtex-II Pro system on a chip-FPGA; data acquisition; embedded Linux; hadron physics experiments; optimized parallel backplane bus; readout electronics; readout-controller; systemcontroller module; Backplanes; Cost function; Data acquisition; Linux; Optical fiber communication; Physics; Readout electronics; Semiconductor device measurement; Storage rings; Throughput;
Conference_Titel :
Real Time Conference, 2005. 14th IEEE-NPSS
Conference_Location :
Stockholm
Print_ISBN :
0-7803-9183-7
DOI :
10.1109/RTC.2005.1547476