Title :
Interaction between sub-word parallelism exploitation and low power code transformations for VLIW multi-media processors
Author :
Masselos, K. ; Catthoor, F. ; Goutis, C.E. ; DeMan, H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
Abstract :
In this paper, the main focus is on the interaction of power optimizing code transformations with the special performance improving sub-word instructions present in modern VLIW multimedia processors. The code transformations proposed by us heavily reduce the power consumption by moving the main part of the memory accesses from larger (off-chip) memories to smaller (on-chip) storage. In addition, most of the time their application also leads to system performance enhancement (in number of cycles) as well. Experimental results on real-life data-dominated applications clearly demonstrate that the application of our power optimizing code transformations approach is orthogonal to the use of instructions related to arithmetic (sub-word) parallelism exploitation. A second conclusion is that the positive impact of our transformations on performance is typically even larger than the effect of the sub-word instructions for the complete application
Keywords :
low-power electronics; microprocessor chips; multimedia computing; parallel architectures; VLIW multi-media processors; data-dominated applications; low power code transformations; memory accesses; power consumption; sub-word parallelism exploitation; system performance enhancement; VLIW;
Conference_Titel :
Low-Power Design, 1999. Proceedings. IEEE Alessandro Volta Memorial Workshop on
Conference_Location :
Como
Print_ISBN :
0-7695-0019-6
DOI :
10.1109/LPD.1999.750403