DocumentCode :
262414
Title :
21.2 A 2.3GHz fractional-N dividerless phase-locked loop with −112dBc/Hz in-band phase noise
Author :
Po-Chun Huang ; Wei-Sung Chang ; Tai-Cheng Lee
Author_Institution :
Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2014
fDate :
9-13 Feb. 2014
Firstpage :
362
Lastpage :
363
Abstract :
Recently, dividerless PLL architectures, including sub-sampling PLLs [1] and injection-locked PLLs [2], have been reported to achieve superior phase noise with respect to conventional PLL architectures. However, these dividerless architectures can only be operated in integer-N mode inherently. In order to operate in fractional-N mode, this work proposes a digital pulse-width modulator (DPWM) to modulate the pulse width of the input reference signal to synthesize the output frequency.
Keywords :
UHF oscillators; automatic frequency control; frequency locked loops; phase locked loops; phase noise; pulse width modulation; voltage-controlled oscillators; DPWM; digital pulse-width modulator; dividerless PLL architectures; fractional-N mode; frequency 2.3 GHz; injection-locked PLLs; input reference signal; integer-N mode; output frequency; phase noise; subsampling PLL; Clocks; Frequency synthesizers; Jitter; Modulation; Phase locked loops; Phase noise; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4799-0918-6
Type :
conf
DOI :
10.1109/ISSCC.2014.6757470
Filename :
6757470
Link To Document :
بازگشت