DocumentCode :
2624189
Title :
Efficient power estimation techniques for HW/SW systems
Author :
Lajolo, Marcello ; Raghunathan, Anand ; Dey, Sujit ; Lavagno, Luciano ; Sangiovanni-Vincentelli, Alberto
Author_Institution :
Politecnico di Torino, Italy
fYear :
1999
fDate :
4-5 Mar 1999
Firstpage :
191
Lastpage :
199
Abstract :
We present a power estimation framework for hardware/software System-On-Chip (SOC) designs based on concurrent and synchronized execution of a hardware simulator and an instruction set simulator. Concurrent execution of the simulators for different parts of the system is necessary to obtain accurate input and execution traces, and hence accurate power estimates. However, as in the case of hardware/software co-simulation, the communication and synchronization between the various simulators causes significant overhead. We describe two speedup techniques for addressing this issue-energy caching and power macromodeling-that present interesting accuracy vs. efficiency tradeoffs
Keywords :
circuit optimisation; circuit simulation; hardware-software codesign; instruction sets; integrated circuit design; integrated circuit modelling; HW/SW systems; concurrent execution; energy caching; hardware simulator; instruction set simulator; overhead; power estimation techniques; power macromodeling; speedup techniques; synchronized execution; system-on-chip designs; Computational modeling; Computer architecture; Design optimization; Energy consumption; Hardware; National electric code; Power dissipation; Real time systems; Software systems; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low-Power Design, 1999. Proceedings. IEEE Alessandro Volta Memorial Workshop on
Conference_Location :
Como
Print_ISBN :
0-7695-0019-6
Type :
conf
DOI :
10.1109/LPD.1999.750420
Filename :
750420
Link To Document :
بازگشت