DocumentCode :
262505
Title :
26.3 A pin- and power-efficient low-latency 8-to-12Gb/s/wire 8b8w-coded SerDes link for high-loss channels in 40nm technology
Author :
Singh, Ashutosh ; Carnelli, Dario ; Falay, Altay ; Hofstra, Klaas ; Licciardello, Fabio ; Salimi, Kia ; Santos, Henrique ; Shokrollahi, A. ; Ulrich, Roger ; Walter, C. ; Fox, John ; Hunt, P. ; Keay, John ; Simpson, Robert ; Stewart, Aaron ; Surace, Giusep
Author_Institution :
Kandou Bus, Lausanne, Switzerland
fYear :
2014
fDate :
9-13 Feb. 2014
Firstpage :
442
Lastpage :
443
Abstract :
The continuing demand for higher bandwidth in serial interconnects has pushed the symbol rate of differential lanes into the high-insertion-loss region of channels. Multi-level signaling such as differential PAM-4 [1] has been used to mitigate the loss of electrical channels by lowering the signal spectrum. Such an approach suffers from lower SNR tolerance as well as higher susceptibility to crosstalk and ISI as compared to differential signaling (DS). Coded differential approaches have been reported [2] to mitigate ISI. Our approach is a generalization of DS in which ternary values are transmitted on an 8-wire bus. The set of transmitted values belongs to a code consisting of 256 code-words called the 8b8w-code (8-bits-on-8-wires) [3]. The specific correlations in the code-words of the 8b8w-code eliminate transmit common-mode and simultaneous switching output (SSO) noise and allow for detection via self-referencing comparators (unlike PAM-4), which provides additional noise immunity. Compared to DS, the 8b8w-code offers twice the throughput at 50% of the line power. Compared to PAM-4, the code offers better SNR (3dB) at 38% of the line power with enhanced tolerance of ISI and lower crosstalk generation. The design and experimental verification of an 8b8w transceiver in 40nm CMOS is described. Transmission is achieved up to 12Gb/s per wire over 55cm of Rogers with up to 15dB loss.
Keywords :
CMOS integrated circuits; channel coding; comparators (circuits); interference suppression; intersymbol interference; pulse amplitude modulation; 8-bits-on-8-wires; 8-wire bus; 8b8w transceiver; CMOS technology; DS; ISI mitigation; Rogers; SNR tolerance; SSO; coded differential approach; crosstalk; crosstalk generation; differential PAM-4; differential lanes; differential signaling; electrical channels; high-insertion-loss region; multilevel signaling; noise immunity; pin-efficient low-latency 8b8w-coded SerDes link; power-efficient low-latency 8b8w-coded SerDes link; self-referencing comparators; serial interconnects; signal spectrum; simultaneous switching output noise; size 40 nm; symbol rate; transmit common-mode noise; Bit error rate; Clocks; Decoding; Noise; Receivers; Transmitters; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4799-0918-6
Type :
conf
DOI :
10.1109/ISSCC.2014.6757505
Filename :
6757505
Link To Document :
بازگشت