DocumentCode :
262769
Title :
Robustness of TAP-based scan networks
Author :
Zadegan, Farrokh Ghani ; Carlsson, Gunnar ; Larsson, Erik
Author_Institution :
Lund Univ., Lund, Sweden
fYear :
2014
fDate :
20-23 Oct. 2014
Firstpage :
1
Lastpage :
10
Abstract :
It is common to embed instruments when developing integrated circuits (ICs). These instruments are accessed at post-silicon validation, debugging, wafer sort, package test, burn-in, printed circuit board bring-up, printed circuit board assembly manufacturing test, power-on self-test, and operator-driven in-field test. At any of these scenarios, it is of interest to access some but not all of the instruments. IEEE 1149.1-2013 and IEEE 1687 propose Test Access Port based (TAP-based) mechanisms to design flexible scan networks such that any combination of instruments can be accessed from outside of the IC. Previous works optimize TAP-based scan networks for one scenario with a known number of accesses. However, at design time, it is difficult to foresee all needed scenarios and the exact number of accesses to instruments. Moreover, the number of accesses might change due to late design changes, addition/exclusion of tests, and changes of constraints. In this paper, we analyze and compare seven IEEE 1687 compatible network design approaches in terms of instrument access time, hardware overhead, and robustness. Given the similarities between IEEE 1149.1-2013 and IEEE 1687, the conclusions are also applicable to IEEE 1149.1-2013 networks.
Keywords :
IEEE standards; integrated circuit design; integrated circuit testing; printed circuit testing; ICs; IEEE 1149.1-2013; IEEE 1687 compatible network design approaches; TAP-based scan networks; debugging; flexible scan network design; hardware overhead; instrument access time; integrated circuits; manufacturing test; operator-driven in-field test; package test; post-silicon validation; power-on self-test; printed circuit board assembly; test access port based mechanisms; wafer sort; Built-in self-test; Debugging; Hardware; Instruments; Registers; Robustness; Schedules; IEEE 1149.1-2013; IEEE 1687 (IJTAG); access time; network design; on-chip instruments; robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2014 IEEE International
Conference_Location :
Seattle, WA
Type :
conf
DOI :
10.1109/TEST.2014.7035321
Filename :
7035321
Link To Document :
بازگشت