Title :
HF performance characterization and prediction of 2D redistribution layer interconnects in a 3D-integrated circuit stack
Author :
Roullard, J. ; Capraro, S. ; Lacrevaz, T. ; Cadix, L. ; Eid, E. ; Farcy, A. ; Flechet, B.
Author_Institution :
IMEP-LAHC, Univ. Savoie, Le Bourget du Lac, France
Abstract :
Effects due to 3D level stack on HF propagation performance of 2D interconnects integrated in the Back End Of Line (BEOL) or realized on the back face of a reported silicon substrate are investigated. The impact of silicon substrate on propagation exponents and delays is pointed out for 2D interconnects used as redistribution lines between stacked chips. In a first part, HF simulation and measurement results are compared to validate electrical models of interconnects. In the second part, a parametric study is performed in order to predict and optimize performances of 2D interconnects for different processes of 3D stacking.
Keywords :
integrated circuit interconnections; three-dimensional integrated circuits; 2D redistribution layer interconnects; 3D level stack; 3D-integrated circuit stack; HF measurement; HF performance characterization; HF propagation performance; HF simulation; back end of line; electrical model; redistribution lines; silicon substrate; stacked chip; Copper; Hafnium; Integrated circuit interconnections; Parametric study; Propagation delay; Semiconductor device measurement; Silicon; Stacking; Substrates; Testing;
Conference_Titel :
Signal Propagation on Interconnects (SPI), 2010 IEEE 14th Workshop on
Conference_Location :
Hildesheim
Print_ISBN :
978-1-4244-7611-4
DOI :
10.1109/SPI.2010.5483577