DocumentCode :
2628900
Title :
Stafan algorithms for MOS circuits
Author :
Villoldo, Joan ; Agrawal, Prathima ; Agrawal, Vishwani D.
Author_Institution :
AT&T Bell Lab., Murray Hill, NJ, USA
fYear :
1991
fDate :
14-16 Oct 1991
Firstpage :
56
Lastpage :
59
Abstract :
Novel models and algorithms for MOS transmission gates, buses and functional memories for use in statistical fault analysis (Stafan) are described. A bus is modeled as a multiple input multiplexer with feedback to account for its memory state. A CMOS transmission gate, modeled as a unidirectional device, always feeds into a bus that processes the high impedance state. Novel algorithms are devised to compute input observabilities of functional memory blocks. A novel implementation of Stafan algorithms is described for the MARS hardware accelerator environment. MARs is run in the true-value simulation mode and sends signal changes for all lines through a Unix pipe to the Stafan process running on a SUN workstation. The Stafan process computes controllabilities, observabilities, detection probabilities, and fault coverage. MARS and Stafan thus run as a pipeline. Results on several CMOS circuits are obtained and compared with those obtained from a concurrent fault simulator
Keywords :
CMOS integrated circuits; MOS integrated circuits; circuit analysis computing; controllability; fault location; integrated circuit testing; observability; CMOS circuits; CMOS transmission gate; MARS hardware accelerator environment; MOS circuits; MOS transmission gates; Stafan algorithms; Stafan process; Unix pipe; concurrent fault simulator; controllabilities; detection probabilities; fault coverage; functional memory blocks; multiple input multiplexer with feedback; observabilities; signal changes; statistical fault analysis; true-value simulation mode; unidirectional device; Algorithm design and analysis; CMOS process; Circuit faults; Circuit simulation; Computational modeling; Mars; Multiplexing; Observability; Semiconductor device modeling; State feedback;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1991. ICCD '91. Proceedings, 1991 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2270-9
Type :
conf
DOI :
10.1109/ICCD.1991.139844
Filename :
139844
Link To Document :
بازگشت