Title :
A Digital Timing Mismatch Calibration Technique in Time-Interleaved ADCs
Author :
Jing Li ; Shuangyi Wu ; Yang Liu ; Ning Ning ; Qi Yu
Author_Institution :
State Key Lab. of Electron. Thin Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Abstract :
A digital calibration scheme is proposed to minimize the timing mismatch in time-interleaved analog-to-digital converters (TIADCs). First, the scheme is to subtract the outputs from adjacent channel ADCs and to utilize the expectations of the absolute value of the subtracted results to represent the actual sampling time interval. The timing mismatch is recognized by comparing these expectations. The obtained information is fed back to adjust variable delay buffers, thus reducing the timing mismatch. The application of this scheme to a 12-bit 1.6 GS/s four-channel TIADC is demonstrated. Simulation results show that with an input signal whose bandwidth is limited to the Nyquist frequency, the proposed timing mismatch calibration scheme is effective and capable of reducing the mismatch to the minimum. Compared with traditional calibration schemes, the proposed scheme is more feasible to implement and consumes less power and chip area.
Keywords :
analogue-digital conversion; buffer circuits; Nyquist frequency; adjacent channel ADC; digital timing mismatch calibration technique; four-channel TIADC; sampling time interval; time-interleaved ADC; time-interleaved analog-to-digital converters; timing mismatch minimization; variable delay buffers; word length 12 bit; Bismuth; Calibration; Clocks; Delays; Jitter; Time-frequency analysis; Digital calibration; time-interleaved analog-to-digital converter (TIADC); timing mismatch;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2014.2327333