DocumentCode :
2631639
Title :
An All-Digital PLL for Video Pixel Clock Regeneration Applications
Author :
Xie, Guang-Jun ; Wang, Cheng
Author_Institution :
Dept. of Appl. Phys., Hefei Univ. of Technol., Hefei, China
Volume :
3
fYear :
2009
fDate :
March 31 2009-April 2 2009
Firstpage :
392
Lastpage :
396
Abstract :
This paper presents an all-digital PLL (ADPLL) for the pixel clock regeneration in analog video signal digitization applications. A fine frequency resolution, 1-1-1 MASH structure based fractional-N PLL (FN-PLL) is used as the digital-controlled oscillator (DCO). Two loop filters which are triggered by different clock frequencies and both with adaptive gain controllers are combined together working at different states to increase both the tracking speed and the locked jitter performance. The ADPLL maximum output frequency is determined by the FN-PLL´s voltage-controlled oscillator (VCO) which can be upper than lGhz. It covers any VESA and HDTV specification requirements even at 4X over-sampling ratio. A test chip contains this ADPLL prototype has been implemented in a 0.13 um CMOS technology. The layout area is about 0.2 mm2 , the measured RMS jitter is 32.4 ps.
Keywords :
CMOS digital integrated circuits; clock and data recovery circuits; digital phase locked loops; filters; gain control; high definition television; integrated circuit testing; jitter; voltage-controlled oscillators; ADPLL maximum output frequency; ADPLL prototype chip testing; CMOS technology; HDTV sampling ratio; HDTV specification; MASH structure based fractional-N PLL; RMS jitter; VESA specification; adaptive gain controller; all-digital PLL; analog video signal digitization; clock frequency triggering; digital-controlled oscillator; frequency 1 GHz; size 0.13 mum; time 32.4 ps; video pixel clock regeneration; voltage-controlled oscillator; Adaptive filters; CMOS technology; Clocks; Digital-controlled oscillators; Frequency; Jitter; Multi-stage noise shaping; Phase locked loops; Signal resolution; Voltage-controlled oscillators; All-digital PLL; Fractional-N PLL; Low jitter; Phase locked loop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Information Engineering, 2009 WRI World Congress on
Conference_Location :
Los Angeles, CA
Print_ISBN :
978-0-7695-3507-4
Type :
conf
DOI :
10.1109/CSIE.2009.51
Filename :
5170870
Link To Document :
بازگشت