Title :
High performance dual supply level up/down shifter for a 0.6V–1V input/output range and 1.2V output/input
Author :
Garcia, Jose C. ; Montiel-Nelson, Juan A. ; Sosa, J. ; Nooshabadi, Saeid
Author_Institution :
Univ. of Las Palmas de Gran Canaria, Las Palmas de Gran Canaria, Spain
Abstract :
This paper proposes some important contributions in the design of a low voltage and low energy consumption CMOS level up shifter (bqc-ls) as well as to obtain a high performance level down shifter (bqc-ls/rev) based on the structure presented in [1]. The novel level up/down shifters are suitable for multiple clocks and different supply voltages domain logic systems with minimal area and energy consumption. When the pre-layout simulation is realized with UMC 65nm CMOS technology using regular threshold voltage transistors for a high capacitive load (2pF), the active area and the energy-delay product of bqc-ls are lower than that of reported level shifters. However, the layout of bqc-ls and bqc-ls/rev were implemented using low threshold voltage transistors, because the parasitic capacitance by the layout implementation, the maximum capacitive loading condition is 450fF. Even in this case our proposed circuits are very effective for low voltage operation and low energy consumption. The topology of bqc-ls/rev (level down shifter) is equal than that of bqc-ls, and the only difference between them is the size of their output inverter. Thus the active area for bqc-ls/rev is only 2.6% higher than that required for bqc-ls (level up shifter).
Keywords :
CMOS logic circuits; circuit layout; clocks; energy consumption; phase shifters; transistors; UMC CMOS technology; bqc-ls; bqc-ls-rev; capacitance 2 pF; energy-delay product; high capacitive load; high performance dual supply level up-down shifter; input-output range; layout implementation; low energy consumption CMOS level up shifter design; low voltage CMOS level up shifter design; low voltage operation; maximum capacitive loading condition; minimal area consumption; multiple clocks; output inverter; parasitic capacitance; prelayout simulation; regular threshold voltage transistors; size 65 nm; supply voltages domain logic systems; voltage 0.6 V to 1.2 V; CMOS integrated circuits; Delays; Digital audio players; Inverters; Layout; Threshold voltage; Transistors; CMOS; Low voltage; level up/down shifter; low energy consumption;
Conference_Titel :
Design of Circuits and Integrated Circuits (DCIS), 2014 Conference on
Conference_Location :
Madrid
DOI :
10.1109/DCIS.2014.7035566