DocumentCode :
2632474
Title :
Template-based memory access engine for accelerators in SoCs
Author :
Li, Bin ; Fang, Zhen ; Iyer, Ravi
Author_Institution :
Intel Labs., Hillsboro, OR, USA
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
147
Lastpage :
153
Abstract :
With the rapid progress in semiconductor technologies, more and more accelerators can be integrated onto a single SoC chip. In SoCs, accelerators often require deterministic data access. However, as more and more applications are running simultaneous, latency can vary significantly due to contention. To address this problem, we propose a template-based memory access engine (MAE) for accelerators in SoCs. The proposed MAE can handle several common memory access patterns observed for near-future accelerators. Our evaluation results show that the proposed MAE can significantly reduce memory access latency and jitter, thus very effective for accelerators in SoCs.
Keywords :
file organisation; microprocessor chips; shared memory systems; system-on-chip; MAE; jitter; near-future accelerator; semiconductor technology; single SoC chip; template-based memory access engine; Arrays; Buffer storage; Jitter; Memory management; Prefetching; Random access memory; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722175
Filename :
5722175
Link To Document :
بازگشت