Title :
Network-on-Chip router design with Buffer-Stealing
Author :
Su, Wan-Ting ; Shen, Jih-Sheng ; Hsiung, Pao-Ann
Author_Institution :
Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
Abstract :
Communication in a Network-on-Chip (NoC) can be made more efficient by designing faster routers, using larger buffers, larger number of ports and channels, and adaptive routing, all of which incur significant overheads in hardware costs. As a more economic solution, we try to improve communication efficiency without increasing the buffer size. A Buffer-Stealing (BS) mechanism is proposed, which enables the input channels that have insufficient buffer space to utilize at runtime the unused input buffers from other input channels. Implementation results of the proposed BS design for a 64-bit 5-input-buffer router show a reduction of the average packet transmission latency by up to 10.17% and an increase of the average throughput by up to 23.47%, at an overhead of 22% more hardware resources.
Keywords :
hardware description languages; network routing; network-on-chip; adaptive routing; buffer stealing mechanism; network-on-chip router design; word length 64 bit; Adaptation model; Buffer storage; Hardware; Load modeling; Routing; Runtime; Throughput;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-7515-5
DOI :
10.1109/ASPDAC.2011.5722177