DocumentCode :
2633569
Title :
A resilient on-chip router design through data path salvaging
Author :
Liu, Cheng ; Zhang, Lei ; Han, Yinhe ; Li, Xiaowei
Author_Institution :
Key Lab. of Comput. Syst. & Archit., Chinese Acad. of Sci., Beijing, China
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
437
Lastpage :
442
Abstract :
Very large scale integrated circuits typically employ Network-on-Chip (NoC) as the backbone for on-chip communication. As technology advances into the nanometer regime, NoCs become more and more susceptible to permanent faults such as manufacturing defects, device wear-out, which hinder the correct operations of the entire system. Therefore, effective fault-tolerant techniques are essential to improve the reliability of NoCs. Prior work mainly focuses on introducing redundancies, which can´t achieve satisfactory reliability and also involve large hardware overhead, especially for data path components. In this paper, we propose fine-grained data path salvaging techniques by splitting data path components, i.e., links, input buffers and crossbar into slices, instead of introducing redundancies. As long as there is one fault-free slice for each component, the router can be functional. Experimental results show that the proposed solution achieves quite high reliability with graceful performance degradation even under high fault rate.
Keywords :
VLSI; integrated circuit reliability; network-on-chip; effective fault-tolerant technique; fine-grained data path salvaging technique; hardware overhead; reliability improvement; resilient on-chip router design; very large scale integrated circuit; Circuit faults; Fault tolerant systems; Pipelines; Redundancy; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722230
Filename :
5722230
Link To Document :
بازگشت