Title :
System level ASIC design for Hewlett-Packard´s low cost PA-RISC workstations
Author :
Johnson, Leith ; Horning, R. ; Thayer, Larry ; Li, Daniel ; Snyder, Rob
Author_Institution :
Hewlett-Packard Co., Fort Collins, CO, USA
Abstract :
The system architecture of a low cost PA-RISC workstation is described. This architecture is implemented in Hewlett-Packard´s 9000 series 700 workstations. High performance and low cost are achieved through careful system partitioning and appropriate application of integration. The system design involved the development of four ASICs: a memory I/O system controller, a mixing buffer chip, a DRAM address decoder/buffer chip, and a controller for the built-in I/O functions. The system architecture is optimized to maximize performance for workstation workloads which include an emphasis on raw CPU performance, graphics, and I/O throughput
Keywords :
Hewlett Packard computers; application specific integrated circuits; computer architecture; digital integrated circuits; reduced instruction set computing; workstations; 9000 series 700 workstations; ASICs; CPU performance; DRAM address decoder/buffer chip; Hewlett Packard; I/O throughput; PA-RISC workstation; built-in I/O functions; graphics; memory I/O system controller; mixing buffer chip; system architecture; system partitioning; Application specific integrated circuits; Bandwidth; CMOS process; Control systems; Costs; Frequency; Graphics; Random access memory; System buses; Workstations;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1991. ICCD '91. Proceedings, 1991 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2270-9
DOI :
10.1109/ICCD.1991.139863