DocumentCode :
2633811
Title :
Real-time Soft-Error testing of 40nm SRAMs
Author :
Autran, J.L. ; Serre, S. ; Munteanu, D. ; Martinie, S. ; Semikh, S. ; Sauze, S. ; Uznanski, S. ; Gasiot, G. ; Roche, P.
Author_Institution :
IM2NP, Aix-Marseille Univ., Marseille, France
fYear :
2012
fDate :
15-19 April 2012
Abstract :
This work reports the real-time Soft-Error Rate (SER) characterization of more than 7 Gbit of SRAM circuits manufactured in 40 nm CMOS technology and subjected to natural radiation (atmospheric neutrons). This experiment has been conducted since March 2011 at mountain altitude (2552 m of elevation) on the ASTEP Platform. The first experimental results, cumulated over more than 7,500 h of operation, are analyzed in terms of single bit upset, multiple cell upsets, physical bitmap and convergence of the SER. The comparison of the experimental data with Monte Carlo simulations and accelerated tests is finally reported and discussed.
Keywords :
CMOS memory circuits; Monte Carlo methods; SRAM chips; circuit testing; radiation hardening (electronics); real-time systems; ASTEP platform; CMOS technology; Monte Carlo simulations; SER characterization; SRAM; real-time soft-error testing; soft-error rate; Atmospheric measurements; Life estimation; Monitoring; Neutrons; Random access memory; Real time systems; Standards; SRAM; atmospheric neutrons; multiple cell upset; real-time testing; single-event upset; soft-error rate;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2012 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1541-7026
Print_ISBN :
978-1-4577-1678-2
Electronic_ISBN :
1541-7026
Type :
conf
DOI :
10.1109/IRPS.2012.6241814
Filename :
6241814
Link To Document :
بازگشت