DocumentCode :
2634221
Title :
NBTI-aware power gating design
Author :
Lee, Ming-Chao ; Chen, Yu-Guang ; Huang, Ding-Kei ; Chang, Shih-Chieh
Author_Institution :
Dept. of CS, Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
609
Lastpage :
614
Abstract :
A header-based power gating structure inserts PMOS as sleep transistors between the power rail and the circuit. Since PMOS sleep transistors in the functional mode are turned-on continuously, Negative Bias Temperature Instability (NBTI) influences the lifetime reliability of PMOS sleep transistors seriously. To tolerate NBTI effect, sizes of PMOS sleep transistors are normally over-sized. In this paper, we propose a novel NBTI-aware power gating architecture to extend the lifetime of PMOS sleep transistors. In our structure, sleep transistors are switched on/off periodically so that overall turned-on times of sleep transistors are reduced and sleep transistors are less influenced by NBTI effect. The experimental results show that our approach can achieve better lifetime extensions of PMOS sleep transistors than previous works and few area overheads.
Keywords :
MOSFET; semiconductor device reliability; NBTI-aware power gating design; PMOS sleep transistor reliability; header-based power gating structure; negative bias temperature instability; power rail; Computational modeling; Degradation; Gallium; Integrated circuit modeling; Rails; Reliability; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722261
Filename :
5722261
Link To Document :
بازگشت