DocumentCode :
2634260
Title :
Robust Clock Tree Synthesis with timing yield optimization for 3D-ICs
Author :
Yang, Jae-seok ; Pak, Jiwoo ; Zhao, Xin ; Lim, Sung Kyu ; Pan, David Z.
Author_Institution :
Dept. of ECE, Univ. of Texas at Austin, Austin, TX, USA
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
621
Lastpage :
626
Abstract :
3D integration has new manufacturing and design challenges such as timing corner mismatch between tiers and device variation due to Through Silicon Via (TSV) induced stress. Timing corner mismatch between tiers is caused because each tier is manufactured in independent process. Therefore, inter-die variation should be considered to analyze and optimize for paths spreading over several tiers. TSV induced stress is another challenge in 3D Clock Tree Synthesis (CTS). Mobility variation of a clock buffer due to stress from TSV can cause unexpected skew which degrades overall chip performance. In this paper, we propose clock tree design methodology with the following objectives: (a) to minimize clock period variation by assigning optimal z-location of clock buffers with an Integer Linear Program (ILP) formulation, (b) to prevent unwanted skew induced by the stress. In the results, we show that our clock buffer tier assignment reduces clock period variation up to 34.2%, and the most of stress-induced skew can be removed by our stress-aware CTS. Overall, we show that performance gain can be up to 5.7% with our robust 3D CTS.
Keywords :
buffer circuits; circuit optimisation; clocks; integer programming; integrated circuit design; integrated circuit yield; linear programming; three-dimensional integrated circuits; trees (mathematics); 3D clock tree synthesis; 3D integration; 3D-IC; ILP formulation; TSV induced stress; clock buffer tier assignment; clock buffers; clock period variation; clock tree design methodology; integer linear program formulation; inter-die variation; mobility variation; optimal z-location; overall chip performance; performance gain; robust clock tree synthesis; stress-aware CTS; stress-induced skew; through silicon via induced stress; timing corner mismatch; timing yield optimization; unwanted skew; Capacitance; Clocks; Delay; Merging; Stress; Three dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722264
Filename :
5722264
Link To Document :
بازگشت