DocumentCode :
2634302
Title :
Multimode Illinois Scan Architecture for Test Application Time and Test Data Volume Reduction
Author :
Chandra, Anshuman ; Yan, Haihua ; Kapur, Rohit
Author_Institution :
Synopsys, Inc., Mountain View, CA
fYear :
2007
fDate :
6-10 May 2007
Firstpage :
84
Lastpage :
92
Abstract :
The authors present a novel DFT technique based on multimode Illinois scan architecture (MILS) for low pin count test that simultaneously reduces test data volume and test application time. By using the proposed technique, significant savings in test data volume, and testing time can be obtained without modifying the clock tree of the design and with a very small combinational area overhead. Experimental results for two large industrial circuits show that the test data volume and test application time reduction of the order of 100times can be achieved in all cases with less than 1% area overhead over ILS.
Keywords :
clocks; design for testability; integrated circuit testing; area overhead; clock tree; design for testability; industrial circuits; multimode Illinois scan architecture; test application time reduction; test data volume reduction; Automatic test pattern generation; Automatic testing; Broadcasting; Built-in self-test; Circuit faults; Circuit testing; Clocks; Costs; Sequential analysis; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2007. 25th IEEE
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-2812-0
Type :
conf
DOI :
10.1109/VTS.2007.39
Filename :
4209895
Link To Document :
بازگشت