DocumentCode :
2634911
Title :
Code-Density Test of Analog-to-Digital Converters Using Single Low-Linearity Stimulus Signal
Author :
Jin, Le ; Chen, Degang ; Geiger, Randall
Author_Institution :
National Semicond. Corp., Santa Clara, CA
fYear :
2007
fDate :
6-10 May 2007
Firstpage :
303
Lastpage :
310
Abstract :
High-precision ADC testing is a challenging problem because of its stringent requirement on test signal´s linearity. This work introduces a method using a nonlinear stimulus signal for testing linearity of high-resolution cyclic and pipelined ADCs by exploiting their architecture information. Simulation and experiments show that 16-bit ADCs can be tested to 1-LSB accuracy by using a 7-bit linear signal. This approach provides a solution to both the production and on-chip testing problems of high-resolution ADCs.
Keywords :
analogue-digital conversion; integrated circuit testing; logic testing; 16 bit; 7 bit; ADC testing; analog-to-digital converters; code-density test; high-resolution cyclic ADC; low-linearity stimulus signal; nonlinear stimulus signal; pipelined ADC; test signal linearity; Analog-digital conversion; Computational complexity; Computational modeling; Computer architecture; Drives; Linearity; Production; Semiconductor device testing; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2007. 25th IEEE
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-2812-0
Type :
conf
DOI :
10.1109/VTS.2007.23
Filename :
4209929
Link To Document :
بازگشت