Title :
TAM Design and Optimization for Transparency-Based SoC Test
Author :
Yoneda, Tomokazu ; Shuto, Akiko ; Ichihara, Hideyuki ; Inoue, Tomoo ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Kansai
Abstract :
We present a graph model and an ILP model for optimal TAM design for transparency-based SoC testing. The proposed method is an extension of (Chakrabarty, 2003) so that not only the system-level cost but also the core-level cost can be simultaneously taken into consideration during the optimization process. We also relax the constraints by considering test dataflows and extend it to be able to handle the case where cores cannot be made transparent due to IP protection. The proposed ILP model can represent various problems including the same problem as (Chakrabarty, 2003) and produce better results. Experimental results show the effectiveness and flexibility of the proposed method compared to (Chakrabarty, 2003).
Keywords :
circuit optimisation; graph theory; integer programming; integrated circuit testing; linear programming; logic testing; system-on-chip; ILP model; IP protection; TAM design; graph model; integer linear programming; optimization process; system-on-chip; test access mechanism; test dataflows; transparency-based SoC test; Cities and towns; Cost function; Design optimization; Information science; Optimization methods; Protection; Switches; Testing; Throughput; Timing; ILP; SoC test; TAM design; transparency;
Conference_Titel :
VLSI Test Symposium, 2007. 25th IEEE
Conference_Location :
Berkeley, CA
Print_ISBN :
0-7695-2812-0
DOI :
10.1109/VTS.2007.78