DocumentCode :
2635272
Title :
An implementation of an asychronous FPGA based on LEDR/four-phase-dual-rail hybrid architecture
Author :
Komatsu, Yoshiya ; Ishihara, Shota ; Hariyama, Masanori ; Kameyama, Michitaka
Author_Institution :
Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
89
Lastpage :
90
Abstract :
This paper presents an asynchronous FPGA that combines four-phase dual-rail encoding and LEDR (Level-Encoded Dual-Rail) encoding. Four-phase dual-rail encoding is used for small area and low power of function units, while LEDR encoding for high throughput and low power of data transfer. The proposed FPGA is fabricated in the e-Shuttle 65nm CMOS process and operates at 870 MHz. Compared to the synchronous FPGA, the power consumption is reduced by 38% for the workload of 15%.
Keywords :
CMOS logic circuits; asynchronous circuits; encoding; field programmable gate arrays; LEDR; asynchronous FPGA; e-Shuttle CMOS process; four-phase dual-rail encoding; four-phase dual-rail hybrid architecture; level encoded dual rail encoding; size 65 nm; Computer architecture; Converters; Encoding; Field programmable gate arrays; Power demand; Throughput; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722311
Filename :
5722311
Link To Document :
بازگشت