DocumentCode :
2635342
Title :
VIm-Scan: A Low Overhead Scan Design Approach for Protection of Secret Key in Scan-Based Secure Chips
Author :
Paul, Somnath ; Chakraborty, Rajat Subhra ; Bhunia, Swarup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH
fYear :
2007
fDate :
6-10 May 2007
Firstpage :
455
Lastpage :
460
Abstract :
Scan-based DFT enhances the testability of a system by making its internal nodes more observable and controllable. However, in case of a secure chip, scan chain increases its vulnerability to attack, where the attacker can extract secret information by scanning out states of internal nodes. This paper presents VIm-Scan: a low overhead scan design methodology that maintains all the advantages of a traditional scan-based testing yet prevents secure key extraction through the scan out process. Experimental results show that the proposed approach entails significantly lesser design overhead (~5times reduction in number of additional gates) with comparable or better protection against attack than existing techniques.
Keywords :
cryptography; design for testability; integrated circuit testing; logic testing; VIm-Scan; cryptographic hardware; design-for-testability; detection probability; scan design; scan-based DFT; scan-based secure chips; scan-based testing; secret key protection; Control systems; Cryptography; Data mining; Design for testability; Design methodology; Hardware; Information security; NIST; Protection; System testing; cryptographic hardware; detection probability; low overhead; scan-based DFT; security;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2007. 25th IEEE
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-2812-0
Type :
conf
DOI :
10.1109/VTS.2007.89
Filename :
4209953
Link To Document :
بازگشت