DocumentCode :
2635560
Title :
Internet-Router Buffered Crossbars Based on Networks on Chip
Author :
Goossens, Kess ; Mhamdi, Lotfi ; Senín, Iria Varela
Author_Institution :
NXP Semicond., Eindhoven, Netherlands
fYear :
2009
fDate :
27-29 Aug. 2009
Firstpage :
365
Lastpage :
374
Abstract :
The scalability and performance of the Internet depends critically on the performance of its packet switches. Current packet switches are based on single-hop crossbar fabrics, with line cards that use virtual output-queueing to reduce head-of-line blocking. In this paper we propose to use a multi-hop network on a chip (NOC) as the crossbar fabric, with FIFO-queued line cards. The use of a multi-hop crossbar fabric has several advantages. (1) Speed-up, i.e. the crossbar fabric can operate faster because NOC inter-router wires are shorter than those in a single-hop crossbar, and because arbitration is distributed instead of centralised. (2) Load balancing because paths from different input-output port pairs share the same router buffers, unlike the internal buffers of buffered crossbar fabric that are dedicated to a single inputoutput pair. (3) Path diversity allows traffic from an input port to follow different paths to its destination output port. This results in further load balancing, especially for non-uniform traffic patterns. (4) Simpler line-card design: the use of FIFOs on the line cards simplifies both the line cards and the (interchip) flow control between the crossbar fabric and line cards, reducing the number of (expensive) chip pins required for flow control. (5) Scalability, in the sense that the crossbar speed is independent of the number of ports, which is not the case for single-hop crossbar fabrics. We analyzed the performance of our architecture both analytically and by simulation, and show that it performs well for a wide range of traffic conditions and switch sizes. Additionally we prototyped a 32 × 32 NOC-based crossbar fabric in a 65 nm CMOS technology. The unoptimised implementation operates at 413 MHz, achieving an aggregate throughput in excess of 1010 ATM cells per second.
Keywords :
Internet; buffer circuits; computer interfaces; multiprocessor interconnection networks; network routing; network-on-chip; packet switching; resource allocation; CMOS technology; FIFO-queued line cards; Internet; Internet router; NOC inter-router wires; arbitration; input-output port pairs; internal buffers; load balancing; multi-hop crossbar fabric; multi-hop network-on-chip; packet switches; path diversity; router buffers; scalability; CMOS technology; Fabrics; IP networks; Internet; Load management; Network-on-a-chip; Packet switching; Performance analysis; Scalability; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, Architectures, Methods and Tools, 2009. DSD '09. 12th Euromicro Conference on
Conference_Location :
Patras
Print_ISBN :
978-0-7695-3782-5
Type :
conf
DOI :
10.1109/DSD.2009.211
Filename :
5350077
Link To Document :
بازگشت