DocumentCode :
2636010
Title :
Research on the problems of satellite borne FPGA based finite state machine
Author :
Yuan, Liu ; Zhao-wei, Sun ; Dan, Zhao
Author_Institution :
Res. Center of Satellite Technol., Harbin Inst. of Technol., Harbin
fYear :
2008
fDate :
10-12 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
The FPGA design tools now wildly used would optimize finite state machinepsilas encoding style and circuit automatically to achieve better performance on timing and area, which made finite state machine full of potential dangerous for space applications. This paper propounded some design methods such as redundancy the state flip-flops and brought in third-part design tool in FPGA design flows to conquer the limitation of design tools and mitigated the SEU effect for FSM. Those methods were used and evaluated in XX_1 satellitepsilas FPGA design, which were proved effective.
Keywords :
artificial satellites; field programmable gate arrays; finite state machines; flip-flops; space vehicle electronics; SEU effect; XX_1 satellite FPGA design; encoding style; finite state machine; satellite borne FPGA; space applications; state flip-flops; Automata; Circuits; Design optimization; Encoding; Field programmable gate arrays; Flip-flops; Satellites; Single event upset; Space technology; Timing; FPGA; SEU; finite state machine; synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems and Control in Aerospace and Astronautics, 2008. ISSCAA 2008. 2nd International Symposium on
Conference_Location :
Shenzhen
Print_ISBN :
978-1-4244-3908-9
Electronic_ISBN :
978-1-4244-2386-6
Type :
conf
DOI :
10.1109/ISSCAA.2008.4776158
Filename :
4776158
Link To Document :
بازگشت