DocumentCode :
2637518
Title :
High speed synchronization module implemented in altera stratix II FPGA
Author :
Przygoda, K. ; Grecki, M.
Author_Institution :
Tech. Univ. of Lodz
fYear :
2006
fDate :
22-24 June 2006
Firstpage :
69
Lastpage :
72
Abstract :
This paper presents programmable FPGA-based divider of high frequency reference signal dedicated to generate various frequencies for synchronization of particle accelerator subsystems. The digital circuit was synthesized using pure VHDL description thus can be implemented not only in target Altera Stratix II high-speed FPGA chip but other FPGAs as well. The implemented circuit operates up to the FPGA frequency limit of 500 MHz. The generated frequency signals can be time shifted by programmable multiplicity of the clock period (2ps) without introducing additional phase skew to the output signals
Keywords :
accelerator RF systems; clocks; field programmable gate arrays; frequency dividers; programmable circuits; Altera Stratix II FPGA; clock period; digital circuit; high speed synchronization module; particle accelerator subsystems; phase skew; programmable FPGA-based divider; programmable multiplicity; pure VHDL description; Circuits; Clocks; Field programmable gate arrays; Frequency conversion; Frequency synchronization; Multiplexing; Particle accelerators; RF signals; Radio frequency; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006. Proceedings of the International Conference
Conference_Location :
Gdynia
Print_ISBN :
83-922632-2-7
Type :
conf
DOI :
10.1109/MIXDES.2006.1706540
Filename :
1706540
Link To Document :
بازگشت